Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
GS8330DW72C-250I Datasheet(PDF) 7 Page - GSI Technology |
|
GS8330DW72C-250I Datasheet(HTML) 7 Page - GSI Technology |
7 / 30 page Rev: 1.00 6/2003 7/30 © 2003, GSI Technology, Inc. Specifications cited are design targets and are subject to change without notice. For latest documentation contact your GSI representative. Preliminary GS8330DW36/72C-250/200 Two Byte Write Control Example with Double Late Write SigmaRAM Special Functions Burst Cycles Although SRAMs can sustain 100% bus bandwidth by eliminating the bus turnaround cycle in Double Late Write mode, burst read or burst write cycles may also be performed. SRAMs provide an on-chip burst address generator that can be utilized, if desired, to simplify burst read or write implementations. The ADV control pin, when driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into Load mode. DA DB DE DA DC /BB DQA0-DQA8 DQB0-DQB8 CQ /E1 ADV /BA D C Address A B ADV CK Write Write F E Write Non-Write Write |
Número de pieza similar - GS8330DW72C-250I |
|
Descripción similar - GS8330DW72C-250I |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |