Motor de Búsqueda de Datasheet de Componentes Electrónicos
  Spanish  ▼
ALLDATASHEET.ES

X  

GS9002A Datasheet(PDF) 4 Page - Gennum Corporation

No. de pieza GS9002A
Descripción Electrónicos  GENLINX-TM GS9002A Serial Digital Encoder
Download  11 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrónico  GENNUM [Gennum Corporation]
Página de inicio  http://www.gennum.com
Logo GENNUM - Gennum Corporation

GS9002A Datasheet(HTML) 4 Page - Gennum Corporation

  GS9002A Datasheet HTML 1Page - Gennum Corporation GS9002A Datasheet HTML 2Page - Gennum Corporation GS9002A Datasheet HTML 3Page - Gennum Corporation GS9002A Datasheet HTML 4Page - Gennum Corporation GS9002A Datasheet HTML 5Page - Gennum Corporation GS9002A Datasheet HTML 6Page - Gennum Corporation GS9002A Datasheet HTML 7Page - Gennum Corporation GS9002A Datasheet HTML 8Page - Gennum Corporation GS9002A Datasheet HTML 9Page - Gennum Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 11 page
background image
4 of 11
24149 - 1
The GS9002A Encoder is a bipolar integrated circuit used to
convert parallel data into a serial format according to the
SMPTE 259M standard. The device encodes both eight and
ten bit TTL-compatible parallel signals producing serial data
rates up to 400 Mb/s. It operates from a single five volt supply
and is packaged in a 44 pin PLCC.
Functional blocks within the device include the input latches,
sync detector, parallel to serial converter, scrambler, NRZ to
NRZ
I converter, ECL output buffers for data and clock, PLL for
10x parallel clock multiplication and lock detect.
The parallel data (PD0-PD9) and parallel clock (PCK-IN) are
applied via pins 7 through 17 respectively.
Sync Detector
The Sync Detector looks for the reserved words 000-003 and
3FC-3FF, in ten bit Hex, or 00 and FF in eight bit Hex, used in
the TRS-ID sync word. When the occurrence of either all zeros
or ones at inputs PD2-PD9 is detected, the lower two bits PD0
and PD1 are forced to zeros or ones, respectively. This makes
the system compatible with eight or ten bit data. For non -
SMPTE standard parallel data, a logic input, Sync Disable (6)
is available to disable this feature.
Scrambler
The Scrambler is a linear feedback shift register used to
pseudo-randomize the incoming serial data according to the
fixed polynomial (X9+X4+1). This minimizes the DC component
in the output serial data stream. The NRZ to NRZI converter
uses another polynomial (X+1) to convert a long sequence of
ones to a series of transitions, minimizing polarity effects.
GS9002A Serial Digital Encoder - Detailed Device Description
Phase Locked Loop
The PLL performs parallel clock multiplication and provides
the timing signal for the serializer. It is composed of
a phase/frequency detector, charge pump, VCO and a
divide-by-ten counter.
The phase/frequency detector allows a wider capture range
and faster lock time than that which can be achieved with a
phase discriminator alone. The discrimination of frequency
also eliminates harmonic locking. With this type of discriminator,
the PLL can be over-damped for good stability without
sacrificing lock time.
The charge pump delivers a 'charge packet' to the loop filter
which is proportional to the system phase error. Internal
voltage clamps are used to constrain the loop filter voltage
between approximately 1.8 and 3.4 volts.
The VCO, constructed from a current-controlled multivibrator,
features operation in excess of 400 Mb/s and a wide pull range
(
≈±40% of centre frequency).
VCO Centre Frequency Selection
The wide VCO pull range allows the PLL to compensate for
variations in device processing, temperature variations and
changes in power supply voltage, without external adjustment.
A single external resistor is used to set the VCO current for
each of four centre frequencies as selected by a two bit code
through a 2:4 decoder.
The current setting resistors are connected to the RVCO0
through RVCO3 inputs (34, 33, 32 and 31). The decoder
inputs DRS0 and DRS1 (36, 35) are TTL compatible inputs
and select the four resistors according to the following truth
table.
DRS1
DRS0
Resistor Selected
0
0
RVCO0 (34)
0
1
RVCO1 (33)
1
0
RVCO2 (32)
1
1
RVCO3 (31)
A 2:1 multiplexer (MUX) selects either the direct data from the
P/S Converter (Serializer) or the NRZI data from the Scrambler.
This MUX is controlled by the Scrambler/Serializer Select
(SSS) input pin 26. When this input is LOW the MUX selects
the Scrambler output.
(This is the mode used for SMPTE
259M data). When this input is HIGH the MUX directly routes
the serialized data to the output buffer with no scrambling or
NRZ to NRZ
I conversion.
The lock detect circuit disables the serial data output when the
loop is not locked by turning off the 2:1 MUX. The Lock Detect
output is available from pin 20 and is HIGH when the loop is
locked.
The true and complement serial data, SDO and SDO are
available from pins 38 and 39 while the true and complement
serial clock, SCK and SCK are available from pins 43 and 42
respectively. If the serial clock is not used pins 43 and 42 can
be connected to VCC.
The regenerated parallel clock (PCK OUT) is available at pin
19. This output is a single ended pseudo-ECL output requiring
a pull down resistor. If regenerated parallel clock is not used
pin 19 can be connected to VCC.


Número de pieza similar - GS9002A

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Gennum Corporation
GS9002 GENNUM-GS9002 Datasheet
316Kb / 11P
   GENLINXTM GS9002 Serial Digital Encoder
GS9002-CPM GENNUM-GS9002-CPM Datasheet
316Kb / 11P
   GENLINXTM GS9002 Serial Digital Encoder
More results

Descripción similar - GS9002A

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Gennum Corporation
GS9005B GENNUM-GS9005B Datasheet
132Kb / 12P
   GENLINX-TM GS9005B Serial Digital Receiver
GS9015B GENNUM-GS9015B Datasheet
114Kb / 13P
   GENLINX-TM GS9015B Serial Digital Reclocker
GS9000D GENNUM-GS9000D Datasheet
151Kb / 9P
   GENLINX II -TM GS9000D Serial Digital Decoder
GS9035C GENNUM-GS9035C Datasheet
551Kb / 14P
   GENLINX II -TM GS9035C Serial Digital Reclocker
GS9004D GENNUM-GS9004D Datasheet
66Kb / 4P
   GENLINX-TM GS9004D Serial Digital Cable Equalizer
GS9020A GENNUM-GS9020A Datasheet
401Kb / 31P
   GENLINX -TM II GS9020A Serial Digital Video Input Processor
GS9032 GENNUM-GS9032 Datasheet
244Kb / 10P
   GENLINX-TM II GS9032 Digital Video Serializer
EB9035 GENNUM-EB9035 Datasheet
185Kb / 9P
   GENLINX-TM II EB9035 Evaluation Board
EB9021 GENNUM-EB9021 Datasheet
413Kb / 8P
   GENLINX-TM II EB9021 Evaluation Board
GS9021A GENNUM-GS9021A Datasheet
374Kb / 26P
   GENLINX -TM II GS9021A EDH Coprocessor
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11


Datasheet Descarga

Go To PDF Page


Enlace URL




Política de Privacidad
ALLDATASHEET.ES
¿ALLDATASHEET es útil para Ud.?  [ DONATE ] 

Todo acerca de Alldatasheet   |   Publicidad   |   Contáctenos   |   Política de Privacidad   |   Intercambio de Enlaces   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com