Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
MC10EP139 Datasheet(PDF) 1 Page - ON Semiconductor |
|
MC10EP139 Datasheet(HTML) 1 Page - ON Semiconductor |
1 / 14 page © Semiconductor Components Industries, LLC, 2006 December, 2006 − Rev. 7 1 Publication Order Number: MC10EP139/D MC10EP139, MC100EP139 3.3V / 5VECL ÷2/4, ÷4/5/6 Clock Generation Chip Description The MC10/100EP139 is a low skew ÷2/4, ÷4/5/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single−ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single−ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01 mF capacitor. The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip−flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon start−up, the internal flip−flops will attain a random state; therefore, for systems which utilize multiple EP139s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one EP139, the MR pin need not be exercised as the internal divider design ensures synchronization between the ÷2/4 and the ÷4/5/6 outputs of a single device. All VCC and VEE pins must be externally connected to power supply to guarantee proper operation. The 100 Series contains temperature compensation. Features • Maximum Frequency > 1.0 GHz Typical • 50 ps Output−to−Output Skew • PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V • NECL Mode Operating Range: VCC = 0 V with VEE = −3.0 V to −5.5 V • Open Input Default State • Safety Clamp on Inputs • Synchronous Enable/Disable • Master Reset for Synchronization of Multiple Chips • VBB Output • Pb−Free Packages are Available MARKING DIAGRAMS* HEP = MC10EP KEP = MC100EP XXX = 10 or 100 A = Assembly Location L,WL = Wafer Lot Y, YY = Year W, WW = Work Week G or G = Pb−Free Package *For additional marking information, refer to Application Note AND8002/D. TSSOP−20 DT SUFFIX CASE 948E SOIC−20 DW SUFFIX CASE 751D 1 http://onsemi.com See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. ORDERING INFORMATION 20 1 MCXXXEP139 AWLYYWWG XXXX EP139 ALYWG G 1 20 QFN−20 MN SUFFIX CASE 485E HEP or KEP 139 ALYWG G 1 (Note: Microdot may be in either location) |
Número de pieza similar - MC10EP139_06 |
|
Descripción similar - MC10EP139_06 |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |