6 / 22 page
STK17T88
Document Number: 001-52040 Rev. *A
Page 6 of 22
SRAM READ Cycles #1 and #2
Figure 5. SRAM READ Cycle #1: Address Controlled[3,4,6]
Figure 6. SRAM READ Cycle #2: E and G Controlled[6]
Notes
3. W must be high during SRAM READ cycles.
4. Device is continuously selected with E and G both low
5. Measured
± 200mV from steady state output voltage.
6.
HSB must remain high during READ and WRITE cycles.
NO.
Symbols
Parameter
STK17T88-25
STK17T88-45
Units
#1
#2
Alt.
Min
Max
Min
Max
1tELQV
tACS
Chip Enable Access Time
25
45
ns
2tAVAV
[3]
tELEH
[5]
tRC
Read Cycle Time
25
45
ns
3tAVQV
[4]
tAVQV
[6]
tAA
Address Access Time
25
45
ns
4tGLQV
tOE
Output Enable to Data Valid
12
20
ns
5tAXQX
[4]
tAXQX
tOH
Output Hold after Address Change
3
3
ns
6tELQX
tLZ
Address Change or Chip Enable to
Output Active
33
ns
7tEHQZ
tHZ
Address Change or Chip Disable to
Output Inactive
10
15
ns
8tGLQX
tOLZ
Output Enable to Output Active
0
0
ns
9tGHQZ
[5]
tOHZ
Output Disable to Output Inactive
10
15
ns
10
tELICCL
[3]
tPA
Chip Enable to Power Active
0
0
ns
11
tEHICCH
[3]
tPS
Chip Disable to Power Standby
25
45
ns
DATA VALID
5
tAXQX
3
tAVQV
DQ (DATA OUT)
ADDRESS
2
tAVAV
2
29
11
7
9
10
8
4
3
6
1
[+] Feedback