Motor de Búsqueda de Datasheet de Componentes Electrónicos
  Spanish  ▼
ALLDATASHEET.ES

X  

SI7900AEDN-T1 Datasheet(PDF) 7 Page - Vishay Siliconix

No. de pieza SI7900AEDN-T1
Descripción Electrónicos  Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrónico  VISHAY [Vishay Siliconix]
Página de inicio  http://www.vishay.com
Logo VISHAY - Vishay Siliconix

SI7900AEDN-T1 Datasheet(HTML) 7 Page - Vishay Siliconix

Back Button SI7900AEDN-T1 Datasheet HTML 3Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 4Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 5Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 6Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 7Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 8Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 9Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 10Page - Vishay Siliconix SI7900AEDN-T1 Datasheet HTML 11Page - Vishay Siliconix Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 12 page
background image
Vishay Siliconix
AN822
Document Number 71681
03-Mar-06
www.vishay.com
1
PowerPAK® 1212 Mounting and Thermal Considerations
Johnson Zhao
MOSFETs for switching applications are now available
with die on resistances around 1 m
Ω and with the
capability to handle 85 A. While these die capabilities
represent a major advance over what was available
just a few years ago, it is important for power MOSFET
packaging technology to keep pace. It should be obvi-
ous that degradation of a high performance die by the
package is undesirable. PowerPAK is a new package
technology that addresses these issues. The PowerPAK
1212-8 provides ultra-low thermal impedance in a
small package that is ideal for space-constrained
applications. In this application note, the PowerPAK
1212-8’s construction is described. Following this,
mounting information is presented. Finally, thermal
and electrical performance is discussed.
THE PowerPAK PACKAGE
The PowerPAK 1212-8 package (Figure 1) is a deriva-
tive of PowerPAK SO-8. It utilizes the same packaging
technology, maximizing the die area. The bottom of the
die attach pad is exposed to provide a direct, low resis-
tance thermal path to the substrate the device is
mounted on. The PowerPAK 1212-8 thus translates
the benefits of the PowerPAK SO-8 into a smaller
package, with the same level of thermal performance.
(Please refer to application note “PowerPAK SO-8
Mounting and Thermal Considerations.”)
The PowerPAK 1212-8 has a footprint area compara-
ble to TSOP-6. It is over 40 % smaller than standard
TSSOP-8. Its die capacity is more than twice the size
of the standard TSOP-6’s. It has thermal performance
an order of magnitude better than the SO-8, and 20
times better than TSSOP-8. Its thermal performance is
better than all current SMT packages in the market. It
will take the advantage of any PC board heat sink
capability. Bringing the junction temperature down also
increases the die efficiency by around 20 % compared
with TSSOP-8. For applications where bigger pack-
ages are typically required solely for thermal consider-
ation, the PowerPAK 1212-8 is a good option.
Both the single and dual PowerPAK 1212-8 utilize the
same pin-outs as the single and dual PowerPAK SO-8.
The low 1.05 mm PowerPAK height profile makes both
versions an excellent choice for applications with
space constraints.
PowerPAK 1212 SINGLE MOUNTING
To take the advantage of the single PowerPAK 1212-8’s
thermal performance see Application Note 826,
Recommended Minimum Pad Patterns With Outline
Drawing Access for Vishay Siliconix MOSFETs. Click
on the PowerPAK 1212-8 single in the index of this
document.
In this figure, the drain land pattern is given to make full
contact to the drain pad on the PowerPAK package.
This land pattern can be extended to the left, right, and
top of the drawn pattern. This extension will serve to
increase the heat dissipation by decreasing the ther-
mal resistance from the foot of the PowerPAK to the
PC board and therefore to the ambient. Note that
increasing the drain land area beyond a certain point
will yield little decrease in foot-to-board and foot-to-
ambient thermal resistance. Under specific conditions
of board configuration, copper weight, and layer stack,
experiments have found that adding copper beyond an
area of about 0.3 to 0.5 in2 of will yield little improve-
ment in thermal performance.
Figure 1. PowerPAK 1212 Devices


Número de pieza similar - SI7900AEDN-T1

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Vishay Siliconix
SI7900AEDN-T1-E3 VISHAY-SI7900AEDN-T1-E3 Datasheet
537Kb / 12P
   Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Rev. C, 07-Jul-08
SI7900AEDN-T1-E3 VISHAY-SI7900AEDN-T1-E3 Datasheet
624Kb / 12P
   Dual N-Channel 20 V (D-S) MOSFET, Common Drain
01-Jan-2022
SI7900AEDN-T1-GE3 VISHAY-SI7900AEDN-T1-GE3 Datasheet
537Kb / 12P
   Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Rev. C, 07-Jul-08
SI7900AEDN-T1-GE3 VISHAY-SI7900AEDN-T1-GE3 Datasheet
624Kb / 12P
   Dual N-Channel 20 V (D-S) MOSFET, Common Drain
01-Jan-2022
More results

Descripción similar - SI7900AEDN-T1

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Vishay Siliconix
SI7900EDN VISHAY-SI7900EDN Datasheet
51Kb / 5P
   Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Rev. A, 02-Apr-01
SI6874EDQ VISHAY-SI6874EDQ Datasheet
68Kb / 5P
   Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Rev. A, 14-Aug-00
SI7900AEDN VISHAY-SI7900AEDN_V01 Datasheet
624Kb / 12P
   Dual N-Channel 20 V (D-S) MOSFET, Common Drain
01-Jan-2022
SI7900AEDN VISHAY-SI7900AEDN_08 Datasheet
537Kb / 12P
   Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Rev. C, 07-Jul-08
SI7900AEDN VISHAY-SI7900AEDN Datasheet
73Kb / 5P
   Dual N-Channel 20-V (D-S) MOSFET, Common Drain
Rev. A, 07-Jun-03
SI6875DQ VISHAY-SI6875DQ Datasheet
57Kb / 4P
   Dual P-Channel 20-V (D-S) MOSFET, Common Drain
Rev. A, 12-Jun-00
SI7902EDN VISHAY-SI7902EDN Datasheet
54Kb / 5P
   Dual N-Channel 30-V (D-S) MOSFET, Common Drain
Rev. A, 18-Feb-02
SI8902AEDB VISHAY-SI8902AEDB Datasheet
251Kb / 11P
   N-Channel 24 V (D-S) MOSFET, Common Drain
01-Jan-2022
logo
Anachip Corp
AF4901P ANACHIP-AF4901P Datasheet
152Kb / 3P
   Dual P-Channel 30-V (D-S) Common Drain MOSFET
logo
Nexperia B.V. All right...
PMCM650CUNE NEXPERIA-PMCM650CUNE Datasheet
404Kb / 18P
   20 V, Common Drain N-channel Trench MOSFET
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datasheet Descarga

Go To PDF Page


Enlace URL




Política de Privacidad
ALLDATASHEET.ES
¿ALLDATASHEET es útil para Ud.?  [ DONATE ] 

Todo acerca de Alldatasheet   |   Publicidad   |   Contáctenos   |   Política de Privacidad   |   Intercambio de Enlaces   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com