Motor de Búsqueda de Datasheet de Componentes Electrónicos
  Spanish  ▼
ALLDATASHEET.ES

X  

AD7366-5 Datasheet(PDF) 8 Page - Analog Devices

No. de pieza AD7366-5
Descripción Electrónicos  True Bipolar Input, 12-/14-Bit, 2-Channel, Simultaneous Sampling SAR ADCs
Download  29 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrónico  AD [Analog Devices]
Página de inicio  http://www.analog.com
Logo AD - Analog Devices

AD7366-5 Datasheet(HTML) 8 Page - Analog Devices

Back Button AD7366-5_15 Datasheet HTML 4Page - Analog Devices AD7366-5_15 Datasheet HTML 5Page - Analog Devices AD7366-5_15 Datasheet HTML 6Page - Analog Devices AD7366-5_15 Datasheet HTML 7Page - Analog Devices AD7366-5_15 Datasheet HTML 8Page - Analog Devices AD7366-5_15 Datasheet HTML 9Page - Analog Devices AD7366-5_15 Datasheet HTML 10Page - Analog Devices AD7366-5_15 Datasheet HTML 11Page - Analog Devices AD7366-5_15 Datasheet HTML 12Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 29 page
background image
AD7366-5/AD7367-5
Rev. B | Page 7 of 28
TIMING SPECIFICATIONS
AVCC = DVCC = 4.75 V to 5.25 V; VDD = 5 V to 16.5 V; VSS = −16.5 V to −5 V; VDRIVE = 2.7 V to 5.25 V; TA = TMIN to TMAX, unless otherwise noted.1
Table 4.
Parameter
2.7 V ≤ VDRIVE ≤ 5.25 V
Unit
Test Conditions/Comments
tCONVERT
Conversion time, internal clock. CONVST falling edge to BUSY falling edge.
1.25
μs max
For the AD7367-5.
1.25
μs max
For the AD7366-5.
fSCLK
10
kHz min
Frequency of serial read clock.
20
MHz max
tQUIET
50
ns min
Minimum quiet time required between the end of serial read and the start of the next
conversion.
t1
10
ns min
Minimum CONVST low pulse.
t2
40
ns min
CONVST falling edge to BUSY rising edge.
t3
0
ns min
BUSY falling edge to MSB valid once CS is low for t4 prior to BUSY going low.
t4
10
ns max
Delay from CS falling edge until Pin 1 (DOUTA) and Pin 23 (DOUTB) are three-state disabled.
t52
20
ns max
Data access time after SCLK falling edge.
t6
7
ns min
SCLK to data valid hold time.
t7
0.3 × tSCLK
ns min
SCLK low pulse width.
t8
0.3 × tSCLK
ns min
SCLK high pulse width.
t9
10
ns max
CS rising edge to DOUTA, DOUTB, high impedance.
tPOWER-UP
70
μs max
Power up time from shutdown mode; time required between CONVST rising edge and
CONVST falling edge.
1 Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of VDRIVE) and timed from a voltage level of 1.6 V.
All timing specifications given are with a 25 pF load capacitance. With a load capacitance greater than this value, a digital buffer or latch must be used. See the
Terminology section and Figure 25.
2 The time required for the output to cross is 0.4 V or 2.4 V.


Número de pieza similar - AD7366-5_15

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Analog Devices
AD7366-5ARUZ AD-AD7366-5ARUZ Datasheet
204Kb / 17P
   True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
Rev. PrG
AD7366-5ARUZ-REEL7 AD-AD7366-5ARUZ-REEL7 Datasheet
204Kb / 17P
   True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
Rev. PrG
AD7366-5BRUZ AD-AD7366-5BRUZ Datasheet
204Kb / 17P
   True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
Rev. PrG
AD7366-5BRUZ-REEL7 AD-AD7366-5BRUZ-REEL7 Datasheet
204Kb / 17P
   True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
Rev. PrG
More results

Descripción similar - AD7366-5_15

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Analog Devices
AD7367-5 AD-AD7367-5_15 Datasheet
651Kb / 29P
   True Bipolar Input, 12-/14-Bit, 2-Channel, Simultaneous Sampling SAR ADCs
REV. B
AD7366 AD-AD7366_15 Datasheet
682Kb / 29P
   True Bipolar Input, Dual 12-Bit/14-Bit, 2-Channel, Simultaneous Sampling SAR ADC
REV. D
AD7367 AD-AD7367_15 Datasheet
682Kb / 29P
   True Bipolar Input, Dual 12-Bit/14-Bit, 2-Channel, Simultaneous Sampling SAR ADC
REV. D
AD7366 AD-AD7366_07 Datasheet
624Kb / 28P
   True Bipolar Input, Dual 1 關s, 12-/14-Bit, 2-Channel SAR ADCs
REV. 0
AD7367 AD-AD7367 Datasheet
209Kb / 16P
   True Bipolar Input, Dual 1us, 14-Bit, 2-Channel SAR ADC
Rev. PrD
logo
Maxim Integrated Produc...
MAX115-MAX116 MAXIM-MAX115-MAX116 Datasheet
215Kb / 14P
   2x4-Channel, Simultaneous-Sampling 12-Bit ADCs
MAX11192 MAXIM-MAX11192 Datasheet
15Mb / 37P
   12-/14-/16-Bit, 2Msps, Dual Simultaneous Sampling SAR ADCs with Internal Reference
Rev 1; 9/17
logo
Analog Devices
AD7366 AD-AD7366 Datasheet
204Kb / 17P
   True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
Rev. PrG
AD7381-4 AD-AD7381-4 Datasheet
638Kb / 31P
   Differential Input, Quad,14-Bit, Simultaneous Sampling, SAR ADC
Rev. 0
AD7386-4 AD-AD7386-4 Datasheet
1Mb / 36P
   Single-Ended Input, Quad, Simultaneous Sampling, 16-Bit/14-Bit/12-Bit, SAR ADC
Rev. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29


Datasheet Descarga

Go To PDF Page


Enlace URL




Política de Privacidad
ALLDATASHEET.ES
¿ALLDATASHEET es útil para Ud.?  [ DONATE ] 

Todo acerca de Alldatasheet   |   Publicidad   |   Contáctenos   |   Política de Privacidad   |   Intercambio de Enlaces   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com