Motor de Búsqueda de Datasheet de Componentes Electrónicos
  Spanish  ▼
ALLDATASHEET.ES

X  

CDC2510CPWR Datasheet(PDF) 4 Page - Texas Instruments

Click here to check the latest version.
No. de pieza CDC2510CPWR
Descripción Electrónicos  3.3V Phase- Lock Loop Clock Driver
Download  17 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrónico  TI1 [Texas Instruments]
Página de inicio  http://www.ti.com
Logo TI1 - Texas Instruments

CDC2510CPWR Datasheet(HTML) 4 Page - Texas Instruments

  CDC2510CPWR Datasheet HTML 1Page - Texas Instruments CDC2510CPWR Datasheet HTML 2Page - Texas Instruments CDC2510CPWR Datasheet HTML 3Page - Texas Instruments CDC2510CPWR Datasheet HTML 4Page - Texas Instruments CDC2510CPWR Datasheet HTML 5Page - Texas Instruments CDC2510CPWR Datasheet HTML 6Page - Texas Instruments CDC2510CPWR Datasheet HTML 7Page - Texas Instruments CDC2510CPWR Datasheet HTML 8Page - Texas Instruments CDC2510CPWR Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 17 page
background image
CDC2510C
3.3V PHASELOCK LOOP CLOCK DRIVER
SCAS621A − DECEMBER 1998 − REVISED DECEMBER 2004
4
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, AVCC (see Note 1)
AVCC < VCC +0.7 V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Supply voltage range, VCC, AVCC
−0.5 V to 4.6 V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, VI (see Note 2)
−0.5 V to 6.5 V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Voltage range applied to any output in the high
or low state, VO (see Notes 2 and 3)
−0.5 V to VCC + 0.5 V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input clamp current, IIK (VI < 0)
−50 mA
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output clamp current, IOK (VO < 0 or VO > VCC)
±50 mA
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Continuous output current, IO (VO = 0 to VCC)
±50 mA
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Continuous current through each VCC or GND
±100 mA
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Maximum power dissipation at TA = 55°C (in still air) (see Note 4)
0.7 W
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, Tstg
−65
°C to 150°C
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES:
1. AVCC must not exceed VCC.
2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
3. This value is limited to 4.6 V maximum.
4. The maximum package power dissipation is calculated using a junction temperature of 150
°C and a board trace length of 750 mils.
For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data
Book, literature number SCBD002.
recommended operating conditions (see Note 5)
MIN
MAX
UNIT
VCC, AVCC Supply voltage
3
3.6
V
VIH
High-level input voltage
2
V
VIL
Low-level input voltage
0.8
V
VI
Input voltage
0
VCC
V
IOH
High-level output current
−12
mA
IOL
Low-level output current
12
mA
TA
Operating free-air temperature
0
85
°C
NOTE 5: Unused inputs must be held high or low to prevent them from floating.
timing requirements over recommended ranges of supply voltage and operating free-air
temperature
MIN
MAX
UNIT
fclk
Clock frequency
25
125
MHz
Input clock duty cycle
40%
60%
Stabilization time†
1
ms
† Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a
fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew,
and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under
SSC application.


Número de pieza similar - CDC2510CPWR

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Texas Instruments
CDC2510CPW TI-CDC2510CPW Datasheet
180Kb / 12P
[Old version datasheet]   3.3-V PHASE-LOCK LOOP CLOCK DRIVER
More results

Descripción similar - CDC2510CPWR

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Texas Instruments
CDCF2509 TI1-CDCF2509_15 Datasheet
638Kb / 15P
[Old version datasheet]   3.3V Phase-Lock Loop Clock Driver
CDC2510 TI1-CDC2510_15 Datasheet
608Kb / 13P
[Old version datasheet]   3.3V Phase-Lock Loop Clock Driver
CDC2510B TI1-CDC2510B_15 Datasheet
632Kb / 14P
[Old version datasheet]   3.3V Phase-Lock Loop Clock Driver
logo
Renesas Technology Corp
ICS2510C RENESAS-ICS2510C Datasheet
322Kb / 8P
   3.3V Phase-Lock Loop Clock Driver
2019
logo
Integrated Device Techn...
IDTCSPF2510C IDT-IDTCSPF2510C Datasheet
69Kb / 8P
   3.3V PHASE-LOCK LOOP CLOCK DRIVER
logo
Integrated Circuit Syst...
ICS2510C ICST-ICS2510C Datasheet
247Kb / 7P
   3.3V Phase-Lock Loop Clock Driver
logo
Texas Instruments
CDCF2510 TI1-CDCF2510_15 Datasheet
473Kb / 15P
[Old version datasheet]   3.3V Phase-Lock Loop Clock Driver
CDC2536 TI1-CDC2536_14 Datasheet
490Kb / 15P
[Old version datasheet]   3.3V PHASE-LOCK LOOP CLOCK DRIVER
logo
Integrated Circuit Syst...
ICS2509C ICST-ICS2509C Datasheet
248Kb / 7P
   3.3V Phase-Lock Loop Clock Driver
logo
Texas Instruments
CDC2509C TI1-CDC2509C_15 Datasheet
696Kb / 17P
[Old version datasheet]   3.3V PHASE-LOCK LOOP CLOCK DRIVER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17


Datasheet Descarga

Go To PDF Page


Enlace URL




Política de Privacidad
ALLDATASHEET.ES
¿ALLDATASHEET es útil para Ud.?  [ DONATE ] 

Todo acerca de Alldatasheet   |   Publicidad   |   Contáctenos   |   Política de Privacidad   |   Intercambio de Enlaces   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com