Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
HCPL-901J Datasheet(PDF) 8 Page - Agilent(Hewlett-Packard) |
|
HCPL-901J Datasheet(HTML) 8 Page - Agilent(Hewlett-Packard) |
8 / 12 page 8 Electrical Specifications Test conditions that are not specified can be anywhere within the recommended operating range. All typical specifications are at TA=+25°C, VDD1 = VDD2 = +3.3V. Parameter Symbol Min. Typ. Max. Units Test Conditions Quiescent Supply Current 1 IDD1 mA VIN = 0V HCPL-9000/-0900 0.008 0.01 HCPL-9030/-0930 0.008 0.01 HCPL-9031/-0931 1.5 2.0 HCPL-900J/-090J 0.016 0.02 HCPL-901J/-091J 3.3 4.0 HCPL-902J/-092J 1.5 2.0 Quiescent Supply Current 2 I DD2 mA V IN = 0V HCPL-9000/-0900 3.3 4.0 HCPL-9030/-0930 3.3 4.0 HCPL-9031/-0931 1.5 2.0 HCPL-900J/-090J 5.5 8.0 HCPL-901J/-091J 3.3 4.0 HCPL-902J/-092J 3.0 6.0 Logic Input Current IIN -10 10 µA Logic High Output Voltage V OH V DD2 – 0.1 V DD2 VI OUT = -20 µA, VIN =VIH 0.8*VDD2 VDD2 – 0.5 V IOUT = -4 mA, VIN=VIH Logic Low Output Voltage VOL 0 0.1 V IOUT = 20 µA, VIN=VIL 0.5 0.8 V IOUT = 4 mA, VIN=VIL Switching Specifications Maximum Data Rate 100 110 MBd C L = 15 pF Clock Frequency fmax 50 MHz Propagation Delay Time to Logic tPHL 12 18 ns Low Output Propagation Delay Time toLogic tPLH 12 18 ns High Output Pulse Width tPW 10 ns Pulse Width Distortion[1] |PWD| 2 3 ns |tPHL – tPLH| Propagation Delay Skew[2] tPSK 46 ns Output Rise Time (10 – 90%) tR 24 ns Output Fall Time (10 – 90%) t F 24 ns Propagation Delay Enable to Output (Single Channel) High to High Impedance tPHZ 35 ns Low to High Impedance t PLZ 35 ns High Impedance to High tPZH 35 ns High Impedance to Low tPZL 35 ns Channel-to-Channel Skew tCSK 23 ns (Dual and Quad Channels) Common Mode Transient Immunity |CMH| 15 18 kV/ µsV cm = 1000V (Output Logic High or Logic Low) [3] |CML| Notes: 1. PWD is defined as |t PHL -tPLH|. %PWD is equal to the PWD divided by the pulse width. 2. tPSK is equal to the magnitude of the worst case difference in tPHL and/or tPLH that will be seen between units at 25°C. 3. CMH is the maximum common mode voltage slew rate that can be sustained while maintaining VOUT > 0.8VDD2. CML is the maximum common mode input voltage that can be sustained while maintaining V OUT < 0.8 V. The common mode voltage slew rates apply to both rising and falling common mode voltage edges. This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, Agilent recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure. |
Número de pieza similar - HCPL-901J |
|
Descripción similar - HCPL-901J |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |