Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
ADSP-21364KBC-1AA Datasheet(PDF) 4 Page - Analog Devices |
|
ADSP-21364KBC-1AA Datasheet(HTML) 4 Page - Analog Devices |
4 / 52 page Rev. A | Page 4 of 52 | December 2006 ADSP-21362/ADSP-21363/ADSP-21364/ADSP-21365/ADSP-21366 GENERAL DESCRIPTION The ADSP-2136x SHARC processor is a member of the SIMD SHARC family of DSPs that feature Analog Devices’ Super Har- vard Architecture. The processor is source code-compatible with the ADSP-2126x and ADSP-2116x DSPs, as well as with first generation ADSP-2106x SHARC processors in SISD (sin- gle-instruction, single-data) mode. The ADSP-2136x is a 32-bit/40-bit floating-point processor optimized for high performance automotive audio applications with a large on- chip SRAM and ROM, multiple internal buses to eliminate I/O bottlenecks, and an innovative digital audio interface (DAI). As shown in the functional block diagram on Page 1, the ADSP-2136x uses two computational units to deliver a signifi- cant performance increase over the previous SHARC processors on a range of signal processing algorithms. Fabricated in a state- of-the-art, high speed, CMOS process, the ADSP-2136x proces- sor achieves an instruction cycle time of 3.0 ns at 333 MHz. With its SIMD computational hardware, the ADSP-2136x can perform two GFLOPS running at 333 MHz. Table 2 shows the features of the individual product offerings and Table 1 shows performance benchmarks for the processors running at 333 MHz. The ADSP-2136x continues SHARC’s industry-leading stan- dards of integration for DSPs, combining a high performance 32-bit DSP core with integrated, on-chip system features. The block diagram on Page 1, illustrates the following architec- tural features: • Two processing elements, each of which comprises an ALU, multiplier, shifter, and data register file • Data address generators (DAG1, DAG2) • Program sequencer with instruction cache • PM and DM buses capable of supporting four 32-bit data transfers between memory and the core at every core pro- cessor cycle • Three programmable interval timers with PWM genera- tion, PWM capture/pulse width measurement, and external event counter capabilities •On-chip SRAM (3M bit) • On-chip ROM (4M bit) • 8-bit or 16-bit parallel port that supports interfaces to off- chip memory peripherals • JTAG test access port The block diagram on Page 7 illustrates the following architec- tural features: • DMA controller • Six full duplex serial ports • Two SPI-compatible interface ports—primary on dedi- cated pins, secondary on DAI pins • Digital audio interface that includes two precision clock generators (PCG), an input data port (IDP), an S/PDIF receiver/transmitter, eight channels asynchronous sample rate converter, DTCP cipher, six serial ports, eight serial interfaces, a 20-bit parallel input port, 10 interrupts, six flag outputs, six flag inputs, three timers, and a flexible signal routing unit (SRU) Figure 2 shows a sample SPORT configuration using the preci- sion clock generators to interface with an I2S ADC and an I2S DAC with a much lower jitter clock than the serial port would generate itself. Many other SRU configurations are possible. Table 1. Benchmarks (at 333 MHz) Benchmark Algorithm Speed (at 333 MHz) 1024 Point Complex FFT (Radix 4, with reversal) 27.9 μs FIR Filter (per tap)1 1 Assumes two files in multichannel SIMD mode 1.5 ns IIR Filter (per biquad)1 6.0 ns Matrix Multiply (pipelined) [3×3] × [3×1] [4×4] × [4×1] 13.5 ns 23.9 ns Divide (y/x) 10.5 ns Inverse Square Root 16.3 ns Table 2. ADSP-2136x SHARC Processor Family Features Feature RAM 3M bit 3M bit 3M bit 3M bit 3M bit ROM 4M bit 4M bit 4M bit 4M bit 4M bit Audio Decoders in ROM1 1 Audio decoding algorithms include PCM, Dolby Digital EX, Dolby Prologic IIx, DTS 96/24, Neo:6, DTS ES, MPEG-2 AAC, MP3, and functions like Bass management, delay, speaker equalization, graphic equalization, and more. Decoder/post-processor algorithm combination support varies depending upon the chip version and the system configurations. Please visit www.analog.com for complete information. No No No Yes Yes Pulse Width Modulation Yes Yes Yes Yes Yes S/PDIF Yes No Yes Yes Yes DTCP2 2 The ADSP-21362 and ADSP-21365 processors provide the Digital Transmission Content Protection protocol, a proprietary security protocol. Contact your Analog Devices sales office for more information. Yes No No Yes No SRC Performance 128 dB No SRC 140 dB 128 dB 128 dB |
Número de pieza similar - ADSP-21364KBC-1AA |
|
Descripción similar - ADSP-21364KBC-1AA |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |