Motor de Búsqueda de Datasheet de Componentes Electrónicos
  Spanish  ▼
ALLDATASHEET.ES

X  

AM49PDL127BH85IS Datasheet(PDF) 5 Page - SPANSION

No. de pieza AM49PDL127BH85IS
Descripción Electrónicos  128 Megabit (8 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 32 Mbit (2 M x 16-Bit) CMOS
Download  86 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrónico  SPANSION [SPANSION]
Página de inicio  http://www.spansion.com
Logo SPANSION - SPANSION

AM49PDL127BH85IS Datasheet(HTML) 5 Page - SPANSION

  AM49PDL127BH85IS Datasheet HTML 1Page - SPANSION AM49PDL127BH85IS Datasheet HTML 2Page - SPANSION AM49PDL127BH85IS Datasheet HTML 3Page - SPANSION AM49PDL127BH85IS Datasheet HTML 4Page - SPANSION AM49PDL127BH85IS Datasheet HTML 5Page - SPANSION AM49PDL127BH85IS Datasheet HTML 6Page - SPANSION AM49PDL127BH85IS Datasheet HTML 7Page - SPANSION AM49PDL127BH85IS Datasheet HTML 8Page - SPANSION AM49PDL127BH85IS Datasheet HTML 9Page - SPANSION Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 86 page
background image
December 16, 2003
Am49PDL127BH/Am49PDL129BH
3
ADV ANCE
I N FO RMAT I O N
GENERAL DESCRIPTION
The Am29PDL127H/Am29PDL129H are 128 Mbit, 3.0
volt-only Page Mode and Simultaneous Read/Write Flash
memory devices organized as 8 Mwords. The word-wide
data (x16) appears on DQ15-DQ0. The devices can be pro-
grammed in-system or in standard EPROM programmers. A
12.0 V V
PP is not required for write or erase operations.
The devices offer fast page access time of 25 and 30 ns,
with corresponding random access times of 65 and 85 ns,
respectively, allowing high speed microprocessors to oper-
ate without wait states. To eliminate bus contention the de-
vices have separate chip enable (CE#f1, CE#f2), write
enable (WE#) and output enable (OE#) controls. Dual Chip
Enables allow access to two 64 Mbit partitions of the 128
Mbit memory space.
Simultaneous Read/Write Operation with
Zero Latency
The Simultaneous Read/Write architecture provides simul-
taneous operation by dividing the memory space into 4
banks, which can be considered to be four separate memory
arrays as far as certain operations are concerned. The de-
vice can improve overall system performance by allowing a
host system to program or erase in one bank, then immedi-
ately and simultaneously read from another bank with zero
latency (with two simultaneous operations operating at any
one time). This releases the system from waiting for the
completion of a program or erase operation, greatly improv-
ing system performance.
The device can be organized in both top and bottom sector
configurations. The banks are organized as follows:
PDL127 Configuration
PDL129H Configuration
Page Mode Features
The page size is 8 words. After initial page access is accom-
plished, the page mode operation provides fast read access
speed of random locations within that page.
Standard Flash Memory Features
The device requires a single 3.0 volt power supply (2.7 V
to 3.3 V) for both read and write functions. Internally gener-
ated and regulated voltages are provided for the program
and erase operations.
The device is entirely command set compatible with the
JEDEC 42.4 single-power-supply Flash standard. Com-
mands are written to the command register using standard
microprocessor write timing. Register contents serve as in-
puts to an internal state-machine that controls the erase and
programming circuitry. Write cycles also internally latch ad-
dresses and data needed for the programming and erase
operations. Reading data out of the device is similar to read-
ing from other Flash or EPROM devices.
Device programming occurs by executing the program com-
mand sequence. The Unlock Bypass mode facilitates faster
programming times by requiring only two write cycles to pro-
gram data instead of four. Device erasure occurs by execut-
ing the erase command sequence.
The host system can detect whether a program or erase op-
eration is complete by reading the DQ7 (Data# Polling) and
DQ6 (toggle) status bits. After a program or erase cycle has
been completed, the device is ready to read array data or ac-
cept another command.
The sector erase architecture allows memory sectors to be
erased and reprogrammed without affecting the data con-
tents of other sectors. The device is fully erased when
shipped from the factory.
Hardware data protection measures include a low V
CC de-
tector that automatically inhibits write operations during
power transitions. The hardware sector protection feature
disables both program and erase operations in any combina-
tion of sectors of memory. This can be achieved in-system or
via programming equipment.
The Erase Suspend/Erase Resume feature enables the
user to put erase on hold for any period of time to read data
from, or program data to, any sector that is not selected for
erasure. True background erase can thus be achieved. If a
read is needed from the SecSi Sector area (One Time Pro-
gram area) after an erase suspend, then the user must use
the proper command sequence to enter and exit this region.
The device offers two power-saving features. When ad-
dresses have been stable for a specified amount of time, the
device enters the automatic sleep mode. The system can
also place the device into the standby mode. Power con-
sumption is greatly reduced in both these modes.
AMD’s Flash technology combined years of Flash memory
manufacturing experience to produce the highest levels of
quality, reliability and cost effectiveness. The device electri-
cally erases all bits within a sector simultaneously via
Fowler-Nordheim tunneling. The data is programmed using
hot electron injection.
Chip Enable Control
Bank
Sectors
CE#f1
A
16 Mbit (4 Kw x 8 and 32 Kw x 31)
B
48 Mbit (32 Kw x 96)
C
48 Mbit (32 Kw x 96)
D
16 Mbit (4 Kw x 8 and 32 Kw x 31)
Chip Enable Control
Bank
Sectors
CE#f1
A
16 Mbit (4 Kw x 8 and 32 Kw x 31)
B
48 Mbit (32 Kw x 96)
CE#f2
C
48 Mbit (32 Kw x 96)
D
16 Mbit (4 Kw x 8 and 32 Kw x 31)


Número de pieza similar - AM49PDL127BH85IS

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
SPANSION
AM49PDL127AH SPANSION-AM49PDL127AH Datasheet
1Mb / 82P
   128 Megabit (8 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 16 Mbit (1 M x 16-Bit) CMOS Pseudo Static RAM
AM49PDL127AH61IS SPANSION-AM49PDL127AH61IS Datasheet
1Mb / 82P
   128 Megabit (8 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 16 Mbit (1 M x 16-Bit) CMOS Pseudo Static RAM
AM49PDL127AH61IT SPANSION-AM49PDL127AH61IT Datasheet
1Mb / 82P
   128 Megabit (8 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 16 Mbit (1 M x 16-Bit) CMOS Pseudo Static RAM
AM49PDL127AH70IS SPANSION-AM49PDL127AH70IS Datasheet
1Mb / 82P
   128 Megabit (8 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 16 Mbit (1 M x 16-Bit) CMOS Pseudo Static RAM
AM49PDL127AH70IT SPANSION-AM49PDL127AH70IT Datasheet
1Mb / 82P
   128 Megabit (8 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 16 Mbit (1 M x 16-Bit) CMOS Pseudo Static RAM
More results

Descripción similar - AM49PDL127BH85IS

Fabricante ElectrónicoNo. de piezaDatasheetDescripción Electrónicos
logo
Advanced Micro Devices
AM49DL32XBG AMD-AM49DL32XBG Datasheet
1Mb / 64P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory and 32 Mbit (2M x 16-Bit)
AM29DL322C AMD-AM29DL322C Datasheet
691Kb / 52P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29DL322D AMD-AM29DL322D Datasheet
1Mb / 54P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
logo
SPANSION
AM29DL32XG SPANSION-AM29DL32XG_06 Datasheet
1Mb / 58P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
logo
Advanced Micro Devices
AM29DL320G AMD-AM29DL320G Datasheet
1Mb / 58P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29DL32XG AMD-AM29DL32XG Datasheet
1,019Kb / 58P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29DL322D AMD-AM29DL322D_05 Datasheet
1Mb / 56P
   32 Megabit (4 M x 8-Bit/2 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29DL16XD AMD-AM29DL16XD_06 Datasheet
1Mb / 57P
   16 Megabit (2 M x 8-Bit/1 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29DL16XD AMD-AM29DL16XD Datasheet
1Mb / 57P
   16 Megabit (2 M x 8-Bit/1 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
AM29DL16XC AMD-AM29DL16XC Datasheet
688Kb / 51P
   16 Megabit (2 M x 8-Bit/1 M x 16-Bit) CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86


Datasheet Descarga

Go To PDF Page


Enlace URL




Política de Privacidad
ALLDATASHEET.ES
¿ALLDATASHEET es útil para Ud.?  [ DONATE ] 

Todo acerca de Alldatasheet   |   Publicidad   |   Contáctenos   |   Política de Privacidad   |   Intercambio de Enlaces   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com