Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
SDN06464D1BJ1SA-60 Datasheet(PDF) 8 Page - List of Unclassifed Manufacturers |
|
SDN06464D1BJ1SA-60 Datasheet(HTML) 8 Page - List of Unclassifed Manufacturers |
8 / 14 page Data Sheet Rev.1.2 23.01.2013 Swissbit AG Industriestrasse 4 Fon: +41 (0) 71 913 03 03 www.swissbit.com Page 8 CH – 9552 Bronschhofen Fax: +41 (0) 71 913 03 15 email: info@swissbit.com of 14 DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (0°C ≤ TA ≤ + 70°C; VDDQ = +2.5V ± 0.2V, VDD = +2.5V ± 0.2V) see Note 1 on Page 9 AC CHARACTERISTICS 3200-3.0-3-3 2700-2.5-3-3 PARAMETER SYMBOL MIN MAX MIN MAX Unit Access window of DQS CK/CK# tAC -0.65 +0.65 -0.65 +0.65 ns CK high-level width tCH 0.45 0.55 0.45 0.55 tCK CK low-level width tCL 0.45 0.55 0.45 0.55 tCK Clock cycle time CL=2.0 tCK (2.0) 7.5 13.0 7.5 13.0 ns CL=2.5 tCK(2.5) 6.0 13.0 6.0 13.0 CL=3.0 tCK (3.0) 5.0 13.0 DQ and DM input hold time relative to DQS tDH 0.40 - 0.45 - ns DQ and DM input setup time relative to DQS tDS 0.40 - 0.45 - ns DQ and DM input pulse width ( for each input ) tDIPW 1.75 - 1.75 - ns Access window of DQS from CK/CK# tDQSCK -0.6 +0.6 -0.6 +0.6 ns DQS input high pulse width tDQSH 0.35 - 0.35 - tCK DQS input low pulse width tDQSL 0.35 - 0.35 - tCK DQS –DQ skew, DQS to last DQ valid, per group, per access tDQSQ 0.40 - 0.45 ns Write command to first DQS latching transition tDQSS 0.72 1.28 0.75 1.25 tCK DQS falling edge to CK rising- setup time tDSS 0.2 - 0.2 - tCK DQS falling edge from CK rising- hold time tDSH 0.2 - 0.2 - tCK Half clock period tHP tch, tcl - tch, tcl - ns Data-out high-impedance window from CK/CK# tHZ -0.7 +0.7 -0.7 +0.7 ns Data-out low-impedance window from CK/CK# tLZ -0.7 +0.7 -0.7 +0.7 ns Address and control input hold time ( fast slew rate ) tIHF 0.6 - 0.75 - ns Address and control input setup time ( fast slew rate ) tISF 0.6 - 0.75 - ns Address and control input hold time ( slow slew rate ) tIHS 0.7 - 0.8 - ns Address and control input setup time ( slow slew rate ) tISS 0.6 - 0.8 - ns LOAD MODE REGISTER command cycle time tMRD 10 - 12 - ns Adress and control input pulse width (for each input) tIPW 2.2 - 2.2 - ns DQ-DQS hold, DQS to first DQ to go non-valid, per access tQH tHP - tQHS tHP - tQHS ns Data hold skew factor tQHS - 0.5 - 0.6 ns |
Número de pieza similar - SDN06464D1BJ1SA-60 |
|
Descripción similar - SDN06464D1BJ1SA-60 |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |