Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
ADS8689IRUMR Datasheet(PDF) 10 Page - Texas Instruments |
|
ADS8689IRUMR Datasheet(HTML) 10 Page - Texas Instruments |
10 / 74 page 10 ADS8681, ADS8685, ADS8689 SBAS633B – FEBRUARY 2016 – REVISED DECEMBER 2016 www.ti.com Product Folder Links: ADS8681 ADS8685 ADS8689 Submit Documentation Feedback Copyright © 2016, Texas Instruments Incorporated 6.6 Timing Requirements: Conversion Cycle all minimum and maximum specifications are at TA = –40°C to +125°C; typical specifications are at TA = 25°C; AVDD = 5 V, DVDD = 3.3 V, VREF = 4.096 V (internal), and maximum throughput (unless otherwise noted) MIN TYP MAX UNIT TIMING REQUIREMENTS fcycle Sampling frequency ADS8681 1000 kSPS ADS8685 500 ADS8689 100 tcycle ADC cycle time period 1/fcycle tacq Acquisition time ADS8681 335 ns ADS8685 1000 ADS8689 5000 TIMING SPECIFICATIONS tconv Conversion time ADS8681 665 ns ADS8685 1000 ADS8689 5000 6.7 Timing Requirements: Asynchronous Reset all minimum and maximum specifications are at TA = –40°C to +125°C; typical specifications are at TA = 25°C; AVDD = 5 V, DVDD = 3.3 V, VREF = 4.096 V (internal), and maximum throughput (unless otherwise noted) MIN TYP MAX UNIT TIMING REQUIREMENTS twl_RST Pulse duration: RST high 100 ns TIMING SPECIFICATIONS tD_RST_POR Delay time for POR reset: RST rising to RVS rising 20 ms tD_RST_APP Delay time for application reset: RST rising to CONVST/CS rising 1 µs tNAP_WKUP Wake-up time: NAP mode 20 µs tPWRUP Power-up time: PD mode 20 ms 6.8 Timing Requirements: SPI-Compatible Serial Interface all minimum and maximum specifications are at TA = –40°C to +125°C; typical specifications are at TA = 25°C; AVDD = 5 V, DVDD = 3.3 V, VREF = 4.096 V (internal), and maximum throughput (unless otherwise noted) MIN TYP MAX UNIT TIMING REQUIREMENTS fCLK Serial clock frequency 66.67 MHz tCLK Serial clock time period 1/fCLK tPH_CK SCLK high time 0.45 0.55 tCLK tPL_CK SCLK low time 0.45 0.55 tCLK tSU_CSCK Setup time: CONVST/CS falling to first SCLK capture edge 7.5 ns tSU_CKDI Setup time: SDI data valid to SCLK capture edge 7.5 ns tHT_CKDI Hold time: SCLK capture edge to (previous) data valid on SDI 7.5 ns tHT_CKCS Delay time: last SCLK capture edge to CONVST/CS rising 7.5 ns TIMING SPECIFICATIONS tDEN_CSDO Delay time: CONVST/CS falling edge to data enable 9.5 ns tDZ_CSDO Delay time: CONVST/CS rising to SDO-x going to 3-state 10 ns tD_CKDO Delay time: SCLK launch edge to (next) data valid on SDO-x 12 ns tD_CSRVS Delay time: CONVST/CS rising edge to RVS falling 14 ns |
Número de pieza similar - ADS8689IRUMR |
|
Descripción similar - ADS8689IRUMR |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |