Motor de Búsqueda de Datasheet de Componentes Electrónicos |
|
ADC32RF42 Datasheet(PDF) 10 Page - Texas Instruments |
|
|
ADC32RF42 Datasheet(HTML) 10 Page - Texas Instruments |
10 / 127 page SYSREFP, SYNCP, DxP SYSREFP, SYNCP, DxP SYSREFM, SYNCM, DxM SYSREFM, SYNCM, DxM GND GND VICM, VOCM (1) VICM, VOCM (1) VID / 4, VOD / 4 VID / 4, VOD / 4 VID or VOD (1) VID or VOD (1) SYSREF = SYSREFP-SYNCP, SYNC = SYNCP-SYNCM, Dx = DxP-DxM SYSREF = SYSREFP-SYNCP, SYNC = SYNCP-SYNCM, Dx = DxP-DxM 0 V 0 V VID / 4, VOD / 4 VID / 4, VOD / 4 10 ADC32RF42 SBAS844 – MAY 2017 www.ti.com Product Folder Links: ADC32RF42 Submit Documentation Feedback Copyright © 2017, Texas Instruments Incorporated (1) Common-mode voltage for the SYSREF input is kept at 1.2 V. 7.8 Timing Requirements typical values are specified at an ambient temperature of 25°C; minimum and maximum values are specified over an ambient temperature range of –40°C to +85°C; and ADC sampling rate = 2.6 GHz, 50% clock duty cycle, AVDD19 = 1.9 V, AVDD = 1.15 V, DVDD = 1.15 V, –2-dBFS differential input, and 0-dB digital gain (unless otherwise noted) MIN NOM MAX UNIT SAMPLE TIMING Aperture delay 250 750 ps Aperture delay matching between two channels on the same device ±15 ps Aperture delay matching between two devices at the same temperature and supply voltage ±150 ps Aperture jitter, clock amplitude = 2 VPP 90 fS Fast overrange latency, ADC sample to FOVR indication on GPIO pins 70 Input clock cycles tPD Propagation delay time: logic gates and output buffer delay (does not change with fS) 6 ns SYSREF TIMING(1) tSU_SYSREF SYSREF setup time: referenced to clock rising edge, 1.5 GSPS 140 70 ps tH_SYSREF SYSREF hold time: referenced to clock rising edge, 1.5 GSPS 50 20 ps Valid transition window sampling period: tSU_SYSREF – tH_SYSREF, 1.5 GSPS 476 ps JESD OUTPUT INTERFACE TIMING UI Unit interval: 12.5 Gbps 80 100 400 ps Serial output data rate 2.5 10.0 12.5 Gbps Rise, fall times: 1-pF, single-ended load capacitance to ground 60 ps Total jitter: BER of 1E-15 and lane rate = 12.5 Gbps 25 %UI Random jitter: BER of 1E-15 and lane rate = 12.5 Gbps 0.99 %UI, rms Deterministic jitter: BER of 1E-15 and lane rate = 12.5 Gbps 9.1 %UI, pk-pk VOCM is not the same as VICM. Similarly, VOD is not the same as VID. Figure 1. Logic Levels for Digital Inputs and Outputs |
Número de pieza similar - ADC32RF42 |
|
Descripción similar - ADC32RF42 |
|
|
Enlace URL |
Política de Privacidad |
ALLDATASHEET.ES |
¿ALLDATASHEET es útil para Ud.? [ DONATE ] |
Todo acerca de Alldatasheet | Publicidad | Contáctenos | Política de Privacidad | Intercambio de Enlaces | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |